

### UNIVERSITY OF ASIA PACIFIC

# **Department of Computer Science & Engineering**

**Course Title** : Digital Logic & System Design Lab

**Course Code** : CSE 210

**Experiment No.** : 02

Experiment Name: A) Design a logic circuit from a given truth

table.

B) Simplify the given logic expression and verify the truth table.

**Date of Performance**: 25-01-2022

**Date of Submission**: 31-01-2022

**Submitted by: Submitted To:** 

Name : Sheikh Nafez Sadnan Shammi Akhtar

**Reg. No.**: 20101106 Assistant Professor

**Roll No.**: 106 Department of CSE

**Section**: B<sub>(2)</sub> University of Asia Pacific

A. Problem Statement : Design a logic circuit from a given truth table.

| Inputs |   |                 | Outputs |       |
|--------|---|-----------------|---------|-------|
| Α      | В | C <sub>in</sub> | Sum     | Carry |
| 0      | 0 | 0               | 0       | 0     |
| 0      | 0 | 1               | 1       | 0     |
| 0      | 1 | 0               | 1       | 0     |
| 0      | 1 | 1               | 0       | 1     |
| 1      | 0 | 0               | 1       | 0     |
| 1      | 0 | 1               | 0       | 1     |
| 1      | 1 | 0               | 0       | 1     |
| 1      | 1 | 1               | 1       | 1     |

### **Instruments (Used in This Experiment):**

- i. IC-7404 (NOT GATE)
- ii. IC-7408 (AND GATE)
- iii. IC-7432 (OR GATE)
- iv. IC-7486 (X-OR GATE)
- v. Wires
- vi. Circuit board

### **Simplification of the Equation:**

For "Sum": A'B'C<sub>in</sub> + AB'C<sub>in</sub>' + ABC<sub>in</sub> + A'BC<sub>in</sub>'  
= 
$$A \oplus B \oplus C_{in}$$

For "Carry": A'BC<sub>in</sub> + AB'C<sub>in</sub> + ABC<sub>in</sub>' + ABC<sub>in</sub>

$$= C_{in}(A \bigoplus B) + AB$$

## **Circuit Diagram of the Equation:**



**Discussion:** Here, SUM is HIGH when only one input is HIGH or all the inputs are HIGH.

And carry will be HIGH when at least two inputs are HIGH.

В.

**Problem Statement:** Simplify the given logic expression and verify the truth table.

#### **Instruments (Used in This Experiment):**

- i. IC-7404 (NOT GATE)
- ii. IC-7408 (AND GATE)
- iii. IC-7432 (OR GATE)
- iv. IC-7486 (X-OR GATE)
- v. Wires
- vi. Circuit board

### **Simplification of the Equation:**

# **Circuit Diagram:**

# **Before Simplification:**



# **After Simplification:**



# **Truth table Before Simplification:**

| А | С | D | Y = (A + C) (AD +<br>AD') + AC + C |
|---|---|---|------------------------------------|
| 0 | 0 | 0 | 0                                  |
| 0 | 0 | 1 | 0                                  |
| 0 | 1 | 0 | 1                                  |
| 0 | 1 | 1 | 1                                  |
| 1 | 0 | 0 | 1                                  |
| 1 | 0 | 1 | 1                                  |
| 1 | 1 | 0 | 1                                  |
| 1 | 1 | 1 | 1                                  |

### **After Simplification:**

| Α | С | Y= A+C |
|---|---|--------|
| 0 | 0 | 0      |
| 0 | 1 | 1      |
| 1 | 0 | 1      |
| 1 | 1 | 1      |

**Discussion:** In this experiment we need at least 8 gates but after simplification we need only one OR gate. Output will be HIGH when either A or C or both are HIGH.



Analyzing K-map, we got : AB + BC + AC

# Circuit Diagram (by using K-Map):



# Truth table before simplification:

| Α | В | С | Y=A'BC+AB'C<br>+ABC'+ABC |
|---|---|---|--------------------------|
| 0 | 0 | 0 | 0                        |
| 0 | 0 | 1 | 0                        |
| 0 | 1 | 0 | 0                        |
| 0 | 1 | 1 | 1                        |
| 1 | 0 | 0 | 0                        |
| 1 | 0 | 1 | 1                        |
| 1 | 1 | 0 | 1                        |
| 1 | 1 | 1 | 1                        |

## Truth table after simplification (by using K-Map):

| А | В | С | Y=AB+AC+BC |
|---|---|---|------------|
| 0 | 0 | 0 | 0          |
| 0 | 0 | 1 | 0          |
| 0 | 1 | 0 | 0          |
| 0 | 1 | 1 | 1          |
| 1 | 0 | 0 | 0          |
| 1 | 0 | 1 | 1          |
| 1 | 1 | 0 | 1          |
| 1 | 1 | 1 | 1          |

Here both tables have same output because equal number of inputs.

**Discussion:** Here we have simplified the equation using K-map. Both truth tables simplified or not simplified are the same. The output is HIGH when at least two inputs are HIGH.

### Additional work for Lab-2:



i) Logical expression for above circuit:

ii) Truth table:

| Bi | S0 | <b>S1</b> | Υ |
|----|----|-----------|---|
| 0  | 0  | 0         | 0 |
| 0  | 0  | 1         | 1 |
| 0  | 1  | 0         | 0 |
| 0  | 1  | 1         | 1 |
| 1  | 0  | 0         | 0 |
| 1  | 0  | 1         | 0 |
| 1  | 1  | 0         | 1 |
| 1  | 1  | 1         | 1 |
|    |    |           |   |

# Verification of truth table:

# For input 0 0 0



# For input 0 0 1



# For input 0 1 0



# For input 0 1 1



# For input 100



# For input 101



### For input 110



### For input 111



**Discussion:** In this experiment, we simplified different equations in different ways. But in all cases, we saw that we need few logic gates to get the outputs. We found equation by simplifying the main equation using Boolean algebra or K-map. We drew the truth table and notified that circuit diagram has been matched.